IRMA-International.org: Creator of Knowledge
Information Resources Management Association
Advancing the Concepts & Practices of Information Resources Management in Modern Organizations

Configurable and Scalable Turbo Decoder for 4G Wireless Receivers

Configurable and Scalable Turbo Decoder for 4G Wireless Receivers
View Sample PDF
Author(s): Yang Sun (Rice University, USA), Joseph R. Cavallaro (Rice University, USA), Yuming Zhu (Texas Instruments, USA)and Manish Goel (Texas Instruments, USA)
Copyright: 2010
Pages: 22
Source title: Fourth-Generation Wireless Networks: Applications and Innovations
Source Author(s)/Editor(s): Sasan Adibi (University of Waterloo, Canada), Amin Mobasher (Research in Motion (RIM), Ltd., Canada)and Mostafa Tofighbakhsh (AT&T Labs, USA)
DOI: 10.4018/978-1-61520-674-2.ch027

Purchase

View Configurable and Scalable Turbo Decoder for 4G Wireless Receivers on the publisher's website for pricing and purchasing information.

Abstract

The increasing requirements of high data rates and quality of service (QoS) in fourth-generation (4G) wireless communication require the implementation of practical capacity approaching codes. In this chapter, the application of Turbo coding schemes that have recently been adopted in the IEEE 802.16e WiMax standard and 3GPP Long Term Evolution (LTE) standard are reviewed. In order to process several 4G wireless standards with a common hardware module, a reconfigurable and scalable Turbo decoder architecture is presented. A parallel Turbo decoding scheme with scalable parallelism tailored to the target throughput is applied to support high data rates in 4G applications. High-level decoding parallelism is achieved by employing contention-free interleavers. A multi-banked memory structure and routing network among memories and MAP decoders are designed to operate at full speed with parallel interleavers. A new on-line address generation technique is introduced to support multiple Turbo interleaving patterns, which avoids the interleaver address memory that is typically necessary in the traditional designs. Design trade-offs in terms of area and power efficiency are analyzed for different parallelism and clock frequency goals.

Related Content

J. Mangaiyarkkarasi, J. Shanthalakshmi Revathy. © 2024. 34 pages.
Gummadi Surya Prakash, W. Chandra, Shilpa Mehta, Rupesh Kumar. © 2024. 22 pages.
Duygu Nazan Gençoğlan. © 2024. 35 pages.
Smrity Dwivedi. © 2024. 20 pages.
Pallavi Sapkale, Shilpa Mehta. © 2024. 21 pages.
Pardhu Thottempudi, Vijay Kumar. © 2024. 43 pages.
Sathish Kumar Danasegaran, Elizabeth Caroline Britto, S. Dhanasekaran, G. Rajalakshmi, S. Lalithakumari, A. Sivasangari, G. Sathish Kumar. © 2024. 18 pages.
Body Bottom